
Senior RTL Design Engineer, Google Cloud
- תל אביב
- משרה קבועה
- משרה מלאה
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
- 8 years of experience architecting networking ASICs from specification to production.
- Experience developing RTL for ASIC subsystems.
- Experience in micro-architecture, design, verification, logic synthesis, and timing closure.
- Master's or PhD degree in Electrical Engineering, Computer Engineering or Computer Science.
- Experience architecting networking switches, end points, and hardware offloads.
- Experience working with design networking like: RDMA or packet processing and system design principles for low latency, high throughput, security, and reliability.
- Experience with Mastery of TCP, IP, Ethernet, PCIE, and DRAM, and familiarity with Network on Chip (NoC) principles and protocols (e.g., AXI, ACE, and CHI).
- Understanding of packet classification, processing, queueing, scheduling, switching, routing, traffic conditioning, and telemetry.
- Ability to adeptly estimate performance through analysis, modeling, and network simulation, and drive performance test plans.
- Lead an ASIC subsystem.
- Understand how it interacts with software and other ASIC subsystems to implement groundbreaking data center networks.
- Define high-performance hardware/software interfaces. Write micro architecture and design specifications.
- Define efficient micro-architecture and block partitioning/interfaces and flows.
- Implement designs in SystemVerilog.