
Senior SOC RTL Design Engineer, Google Cloud
- תל אביב
- משרה קבועה
- משרה מלאה
- Bachelor's degree in Electrical Engineering, Computer Science, a related technical field, or equivalent practical experience.
- 8 years of experience with digital logic design principles, Register-Transfer Level (RTL) design concepts, and languages such as Verilog or SystemVerilog.
- Experience with logic synthesis techniques to optimize Register-Transfer Level (RTL) code, performance and power as well as low-power design techniques.
- Experience in scripting languages like Python or Perl.
- Knowledge of high performance and low power design techniques.
- Knowledge of System-on-a-Chip (SoC) architecture.
- Domain knowledge in one of these areas: PCIe, UCIe, DDR, AXI, ARM processors.
- Define the SOC/block level design document such as interface protocol, block diagram, transaction flow, pipeline, etc.
- Perform Register-Transfer Level (RTL) development (e.g., coding and debug in Verilog, SystemVerilog), function/performance simulation debug and Lint/CDC/FV/UPF checks.
- Participate in synthesis, timing/power closure and ASIC silicon bring-up.
- Participate in test plan and coverage analysis of the block and SOC level verification.
- Communicate and work with multi-disciplined and multi-site teams.